



© NATIONAL MODEL RAILROAD ASSOCIATION

| Standard | S-9.1                                               |
|----------|-----------------------------------------------------|
| Title    | Electrical Standards for<br>Digital Command Control |
| Version  | 3/07/2020                                           |
| Page     | 1 of 6                                              |

Communication from a Digital Command Station to a Digital Decoder is accomplished by transmitting a series of bits that convey instructions. A bit is a signal which represents one of two conditions, which we will call "1" and "0". This portion of the standard covers the electrical characteristics of the digital command control signal that encodes these bits. Please refer to tables 1-32 for definition and numerical values of parameters used throughout this document.

#### A: Technique for Encoding Bits

- The NMRA baseline digital command control signal consists of a stream of transitions between two equal voltage levels that have opposite polarity. Alternate transitions separate one bit from the next. The remaining transitions divide each bit into a first part and a last part. Digital Command Stations shall encode bits within this digital command control stream of transitions by varying the duration of the parts of the bits, or frequency of the transitions.
- In a "1" bit, the first and last part of a bit shall have the same nominal duration, and that duration shall be  $tI^2$ , giving the bit a nominal total duration of (2x tI). Digital Command Station components shall transmit "1" bits with the first and last parts each having a duration within the tI range. The duration difference between the first and last parts of a "1" bit shall not exceed tId.

  A Digital Decoder must accept bits whose first and last parts have a duration within the trI range as a valid bit with the value of "1". Digital Decoders must accept "1" bits where the duration difference between the positive and negative components does not exceed trId.
  - In a "0" bit, the duration of the first and last parts of each transition shall nominally be greater than or equal to t0. To keep the DC component of the total signal at zero as with the "1" bits, the first and last part of the "0" bit are normally of equal duration. Digital Command Station components shall transmit "0" bits with each part of the bit having a duration within the t0 range with the total bit duration of the "0" bit not exceeding t0tot. A Digital Decoder must accept bits, whose first or last parts have a duration within the tr0 range as a valid bit with the value of "0". Figure 1 provides an example of bits encoded using this technique.

Figure 1: Bit Encoding



This is a differential signal with no ground. At the point where the signal line crosses the horizontal reference line, both rails will be at the same voltage.

35

30

25

<sup>&</sup>lt;sup>1</sup> Note that since a locomotive or piece of rolling stock can be placed upon a given section of track facing in either direction, it is impossible to define, from the point of view of a *Digital Decoder*, whether the first or last part of a bit will have the "positive" voltage polarity.

<sup>&</sup>lt;sup>2</sup> All timing measurements are done between zero-volt crossings.





| Standard | S-9.1                                               |
|----------|-----------------------------------------------------|
| Title    | Electrical Standards for<br>Digital Command Control |
| Version  | 3/07/2020                                           |
| Page     | 2 of 6                                              |

#### **One Bit Timing**

For Power **Station** Output under Load:

| Relationship for One Bits                                    | Result |
|--------------------------------------------------------------|--------|
| Period A < ( <i>t1min.</i> ) or Period A > ( <i>t1max.</i> ) | Bad    |
| Period $A = Period B$                                        | OK     |
| Period A – Period B  <= ( <i>t1dmax</i> .)                   | OK     |
| Period A - Period B  > (t1dmax.)                             | Bad    |
|                                                              | •      |

#### **Decoders** must accept:

| Relationship for One Bits                                      | Result |
|----------------------------------------------------------------|--------|
| Period A >= ( <i>tr1min</i> .) & Period A <= ( <i>tr1max</i> ) | OK     |
| Period A = Period B                                            | OK     |
| Period A – Period B  <= ( <i>tr1d_max</i> .)                   | OK     |
|                                                                |        |



|           | Table 1 – DCC Bit Timing |       |         |       |          |                               |
|-----------|--------------------------|-------|---------|-------|----------|-------------------------------|
| Parameter | Definition               | Value |         | Unit  | Comments |                               |
|           |                          | Min.  | Nominal | Max.  |          |                               |
|           | "1" Half Bit             |       |         |       |          | Duration of a transmitted "1" |
| t1        | duration                 | 55    | 58      | 61    | μSec     | half bit                      |
|           | "1" Half Bit             |       |         |       |          | Allowed Duration for a        |
| tr1       | received duration        | 52    | 58      | 64    | μSec     | received "1" half bit         |
|           | "0" Half Bit             |       |         |       |          | Duration of a transmitted "0" |
| t0        | duration                 | 95    | 100     | 9900  | μSec     | half bit                      |
|           | stretched "0" Bit        |       |         |       |          | Max. total duration of        |
| t0total   | duration                 |       |         | 12000 | μSec     | stretched "0" bit             |
|           | "0" Half Bit             |       |         |       |          | Allowed Duration for a        |
| tr0       | received duration        | 90    | 100     | 10000 | μSec     | received "0" half bit         |
|           |                          |       |         |       |          | Max. difference in duration   |
|           | "1" half bit             |       |         |       |          | between transmitted "1"bit    |
| t1d       | duration delta           |       |         | 3     | μSec     | half bits                     |
|           |                          |       |         |       |          | Max. difference in duration   |
|           | Received "1" half        |       |         |       |          | between received "1" bit half |
| Tr1d      | bit duration delta       |       |         | 6     | μSec     | bits                          |





| Standard | S-9.1                                               |
|----------|-----------------------------------------------------|
| Title    | Electrical Standards for<br>Digital Command Control |
| Version  | 3/07/2020                                           |
| Page     | 3 of 6                                              |

#### **B: Command Control Signal Shape**

The NMRA digital signal applied to the track by any Digital Command Control system, as measured at the power station output, shall have the following characteristics, as measured under conditions ranging from no load to the maximum continuous load permitted by the power source. Transitions that cross the region between *VtrL* and *VtrH*<sup>3</sup> shall occur at the rate of *VtrA* or faster. This signal may contain non-monotonic distortion at the zero-crossing transitions, provided that this distortion shall have an amplitude of no greater than +/- *Vdist*<sup>4</sup>.

Digital Decoders shall be designed to correctly decode signals with transitions whose slope is **VtrRA** or faster across the voltage range from **VtrL** to **VtrH**. A Digital Decoder shall correctly decode properly addressed baseline packets at a probability of **Pdecode** or higher, as defined in S-9.2, in the presence of noise (and/or other types of signals) at frequencies above **FNoise** with a total peak-to-peak amplitude of less than (1/**Vsnr**) of the peak-to-peak amplitude of the NMRA digital signal<sup>5</sup>.

The exact shape of the NMRA digital signal shall be designed to minimize electromagnetic radiation such that a large layout operated using this standard can meet applicable United States Federal Communications Commission electromagnetic interference requirements<sup>6</sup>.

|               | Table 2 DCC Signal parameters Shape/ Amplitude |      |         |      |           |                               |  |
|---------------|------------------------------------------------|------|---------|------|-----------|-------------------------------|--|
| Parameter     | Definition                                     |      | Value   |      | Unit      | Comments                      |  |
|               |                                                | Min. | Nominal | Max. |           |                               |  |
|               | Transition region                              |      |         |      |           | Low limit of bit transition   |  |
| VtrL          | Vmin.                                          |      | -4      |      | Volt      | region                        |  |
|               | Transition region                              |      |         |      |           | High limit of bit transition  |  |
| VtrH          | Vmax.                                          |      | 4       |      | Volt      | region                        |  |
|               |                                                |      |         |      |           | Transmitted bit voltage       |  |
| VtrA          | Transition rate                                | 2.5  |         |      | Volt/μSec | transition rate               |  |
|               | Distortion                                     |      |         |      |           | Distortion voltage during bit |  |
| Vdist         | Amplitude                                      |      |         | 2    | Volt      | transition                    |  |
|               | Receive                                        |      |         |      |           | Received bit voltage          |  |
| VtrRA         | transition rate                                | 2    |         |      | Volt/μSec | Transition rate               |  |
|               | Decode                                         |      |         |      |           | Percentage of packets         |  |
| Pdecode       | probability                                    | 95%  |         |      | Percent   | decoded correctly             |  |
|               |                                                |      |         |      |           | Frequency of noise or other   |  |
| <b>FNoise</b> | Noise frequency                                | 100  |         |      | KHz       | signal                        |  |
|               | Peak Signal to                                 |      |         |      | No units  |                               |  |
|               | Noise Amplitude                                |      |         |      | this is a | Peak DCC signal to peak       |  |
| Vsnr          | Ratio                                          | 4:1  |         |      | ratio     | FNoise                        |  |

<sup>&</sup>lt;sup>3</sup> 0 volts is the mid point of the differential voltage.

© 2001, 2006, 2020 by the National Model Railroad Association, Inc. S-9.1 Electrical Standards for DCC Page 3 of 6

50

45

55

<sup>&</sup>lt;sup>4</sup> This standard specifically permits super-imposing non-NMRA signals upon the rails for other purposes, provided that the NMRA Digital Decoder can reject these signals.

<sup>&</sup>lt;sup>5</sup> This measurement is made with the Digital Decoder electrically connected to a track or accessory bus.

<sup>&</sup>lt;sup>6</sup> All components of an NMRA compliant digital system shall meet all applicable FCC and/or CE requirements.





| Standard | S-9.1                                               |
|----------|-----------------------------------------------------|
| Title    | Electrical Standards for<br>Digital Command Control |
| Version  | 3/07/2020                                           |
| Page     | 4 of 6                                              |

# C: Power Transmission and Voltage Limits for Transmitting Power through the Rails

The baseline method for providing the power to operate locomotives and accessories, which shall be supported by all Digital Command Stations and Digital Decoders, is by full-wave rectification of the bipolar NMRA digital signal within the Digital Decoder<sup>7</sup>. In order to maintain power to the Digital Decoders, gaps in bit transmission are only allowed at specified times (see S-9.2, Section C). The peak value of NMRA digital signal, as produced by the power station and measured at the track, shall be confined to the range of *VDCCp* for the applicable scale, as specified in Table 3<sup>8</sup>. In no case should the peak amplitude of the command control signal exceed *VDCCp\_max* for the applicable scale.

Digital Decoders shall be designed to continuously operate in and withstand, without permanent damage to the decoder; a peak maximum voltage within the range of *VDCCr* as specified in table 3 for the applicable scale, measured at the track.

|                                       | Table 3 – Power transmission and amplitude limit parameters                  |      |         |      |      |                                                       |
|---------------------------------------|------------------------------------------------------------------------------|------|---------|------|------|-------------------------------------------------------|
| Parameter                             | Definition                                                                   |      | Value   |      |      | Comments                                              |
|                                       |                                                                              | Min. | Nominal | Max. |      |                                                       |
| VDCCp –<br>N and<br>smaller<br>Scales | Voltage limits for<br>track, N and smaller<br>scales for power<br>station    | 8.5  | 12      | 22   | Volt | Voltage produced powering the track                   |
| VDCCp –<br>HO/S/O<br>Scales           | Voltage limits for<br>track HO/S/O scales<br>for power station               | 8.5  | 15      | 22   | Volt | Voltage produced powering the track                   |
| VDCCp –<br>Large<br>Scales            | Voltage limits for track, large scales for power station                     | 8.5  | 18      | 24   | Volt | Voltage produced powering the track                   |
| VDCCr –<br>N and<br>smaller<br>Scales | Voltage limits for<br>track, N and smaller<br>scales for digital<br>decoders | 7    | 12      | 24   | Volt | Peak voltage decoder should operate in and withstand. |
| VDCCr –<br>HO/S/O<br>Scales           | Voltage limits for<br>track HO/S/O scales<br>for digital decoders            | 7    | 15      | 27   | Volt | Peak voltage decoder should operate in and withstand. |
| VDCCr –<br>Large<br>Scales            | Voltage limits for<br>track, large scales<br>for digital decoders            | 7    | 18      | 27   | Volt | Peak voltage decoder should operate in and withstand. |

Digital Decoders shall be designed to interpret a valid packet addressed to it whilst supplied a minimum voltage VDCCr as specified in Table 3 and to acknowledge the receipt of a command in that packet by some action. E.G.turning on a low power output to

70

65

75

<sup>&</sup>lt;sup>7</sup> Alternate means for supplying power are acceptable, provided that *Digital Command Station* power units are capable of producing the baseline track signal, and Digital Decoders are capable of operation from the baseline track signal as described by this standard.

 $<sup>^8</sup>$  Care should be taken to ensure that any motors exposed directly to the digital signal for extended periods have a stall rating that exceeds the amplitude of the signal, or sufficiently high impedance at 4-9 kHz to reduce the current to normal operating level. This appears to only be a concern for high-precision core-less can motors, which present a low impedance load, or for layouts using an NMRA digital signal with an amplitude in excess of  $\pm$  18 volts.



## **STANDARD**

| Standard | S-9.1                                               |
|----------|-----------------------------------------------------|
| Title    | Electrical Standards for<br>Digital Command Control |
| Version  | 3/07/2020                                           |
| Page     | 5 of 6                                              |

© NATIONAL MODEL RAILROAD ASSOCIATION

illuminate an LED. The Digital Decoder is not required to turn the motor at this voltage. This is an indication of the Digital Decoder's ability to read valid instructions addressed to it at the specified minimum voltage at the track.









| Standard | S-9.1                                               |
|----------|-----------------------------------------------------|
| Title    | Electrical Standards for<br>Digital Command Control |
| Version  | 3/07/2020                                           |
| Page     | 6 of 6                                              |

### **Revisions**

| Date             | Revisions                                                                                                     |
|------------------|---------------------------------------------------------------------------------------------------------------|
| January 2019     | Tabularized data, removing it from the text and replacing with a variable to make future revisions less prone |
|                  | to missing changes in the text. Cleaned up grammar and language.                                              |
| February 2019    | Table 3 increased large-scale power station maximum voltage large to 24v from 22v.                            |
| July-August 2019 | Text related to Table 3 to clarify the decoder must operate continuously in the maximum voltage specified     |
|                  | without sustaining permanent damage. The decoder must read and acknowledge a valid instruction addressed      |
|                  | to it at the minimum voltage specified.                                                                       |